# COUNTERS

# Counters

Counters can be classified into two broad categories according to the way they are clocked:

- Asynchronous (Ripple) Counters the first flip-flop is clocked by the external clock pulse, and then each successive flip-flop is clocked by the Q or Q' output of the previous flip-flop.
- Synchronous Counters all memory elements are simultaneously triggered by the same clock.





### Asynchronous (Ripple) Counters

▶ In this counter all the flip-fl ops are not driven by the same clock pulse. Here, the clock pulse is applied to the first flip-flop; i.e., the least significant bit state of the counter, and the successive flip-fl op is triggered by the output of the previous flip-fl op.





# Problem

▶Unfortunately, all of the counter circuits shown thus far share a common problem: the *ripple* effect. This effect is seen in certain types of binary adder and data conversion circuits, and is due to accumulative propagation delays between cascaded gates.





### Solution

➤ Strobing is a technique applied to circuits receiving the output of an asynchronous (ripple) counter, so that the false counts generated during the ripple time will have no ill effect.



# **Synchronous Counters**

- ▶ all the flip-flops are clocked synchronously.
- ► Synchronous counters can be designed for any count sequence
- ► Solves the problem of high frequency limitation and glitches occurring at the output of decoding gates

# Synchronous counters

►we can build such a counter circuit from J-K flip-flops by connecting all the clock inputs together, so that each and every flip-flop receives the exact same clock pulse at the exact same time:



► Examining the four-bit binary count sequence, another predictive pattern can be seen. Notice that just before a bit toggles, all preceding bits are "high:"





- ▶ To make a synchronous "down" counter, we need to build the circuit to recognize the appropriate bit patterns predicting each toggle state while counting down.
- ► When we examine the four-bit binary count sequence, we see that all preceding bits are "low" prior to a toggle (following the sequence from bottom to top):







# **MOD Number**

- ▶ The MOD number is equal to the number of states that the counter goes through in each complete cycle before it recycles back to its starting state.
- ► MOD number=2<sup>N</sup>, where N is the number of flip-flops
- ► Frequency division
- ► Problem: How to convert a 60Hz signal to a 1Hz signal using frequency division?









| SY | NCHRO | ONOUS |       |                |         |  |
|----|-------|-------|-------|----------------|---------|--|
|    | $Q_3$ | $Q_2$ | $Q_1$ | $\mathbf{Q}_0$ | DECIMAL |  |
|    | 0     | 0     | 0     | 0              | 0       |  |
|    | 0     | 0     | 0     | 1              | 1       |  |
|    | 0     | 0     | 1     | 0              | 2       |  |
|    | 0     | 0     | 1     | 1              | 3       |  |
|    | 0     | 1     | 0     | 0              | 4       |  |
|    | 0     | 1     | 0     | 1              | 5       |  |
|    | 0     | 1     | 1     | 0              | 6       |  |
|    | 0     | 1     | 1     | 1              | 7       |  |
|    | 1     | 0     | 0     | 0              | 8       |  |
|    | 1     | 0     | 0     | 1              | 9       |  |
|    | 0     | 0     | 0     | 0              | 0       |  |
|    |       |       |       |                |         |  |

- ▶ Q0 CHANGES AT EVERY CLOCK PULSE
- >>>> J0 = K0 =1
- ▶ Q1 CHANGES WHEN Q0 =1 AND Q3 = 0
- >>>> J1 = K1 = Q0Q3
- ▶ Q2 CHANGES WHEN Q0 = Q1 = 1
- >>>> J2 = K2 = Q0Q1
- ▶ Q3 CHANGES WHEN Q0 = Q1 = Q2 =1 OR Q3 = Q0 =1
- >>> J3 = K3 = Q0Q1Q2 + Q0Q3





# Registers

- ► Groups of flip-flop arranged to provide data storage for several bits
- ► Types of Registers:
  - ▶Data/Storage Registers
  - ► Shift Registers







▶ A more complicated data-loading technique leaves the clocked inputs free but requires a clear-load pulse sequence.



# Shift Register

- ► A shift register is a register in which the contents may be shifted one or more places to the left or right.
- ► This type of register is capable of performing a variety of functions. It may be used for serial-to-parallel conversion and for scaling binary numbers.





# SHIFT REGISTER OPERATION:

▶ E.G. Store the word: 0 1 0 1

| CLK | SERIAL | $\mathbf{Q}_3$ | $\mathbf{Q}_2$      | $\mathbf{Q}_1$ | $\mathbf{Q}_0$ |
|-----|--------|----------------|---------------------|----------------|----------------|
|     | INPUT  |                |                     |                |                |
| 1   | 1 —    | <b>→</b> 1 <   | 0 <                 | 0 <            | 0              |
| 2   | 0 —    | <b>→</b> 0 <   | <b>^</b> 1 <b>(</b> | • 0            | <b>~</b> 0     |
| 3   | 1 -    | <b>→</b> 1 <   | <b>A</b> 0          | <b>1</b>       | <b>A</b> 0     |
| 4   | 0 —    | <b>→</b> 0     | <b>^</b> 1          | <b>A</b> 0     | <b>^</b> 1     |

▶ Assume the stored word initially is 0 0 0 0.

# Register Classifications

Where bits come in & go out:

- ► Serial in-serial out.
- ► Serial in-parallel out.
- ▶ Parallel in-serial out.
- ▶ Parallel in-parallel out.

















### Bidirectional Shift Register

- ► This is a serial in serial out register than can either shift left or shift right.
- ► The mode of operation is determined by the the Right/Left control line.
- ► Clearly more economical than separate left shift and right shift devices. (But only, of course, if we need both operations.)
- ► The FFs act as a four-element queue, but we can do some permutation of the data by being able, in effect, to swap the head and tail of the queue.

#### Serial and Parallel Transfers

- The four-bit word 1101 is being transferred to a storage device.
- One control pulse will cause the entire word to be stored.
- Serial transfer takes more time.



# Serial and Parallel Conversion

➤ Serial-to-parallel conversion or parallel-to-serial conversion describes the manner in which data is stored in a storage device and the manner in which that data is removed from the storage device.



# Other Register applications

# Scaling

- ▶ SCALING means to change the magnitude of a number. Shifting binary numbers to the left increases their value, and shifting to the right decreases their value. The increase or decrease in value is based on powers of 2.
- ▶ A shift of one place to the left increases the value by a power of 2, which in effect is multiplying the number by 2. To demonstrate this, let's assume that the following block diagram is a 5-bit shift register containing the binary number 01100.

#### 4-bit Shift Register

- This register is capable of left shifts only.
- Before any operation takes place, a CLEAR pulse is applied to the RESET terminal of each FF to ensure that the Q output is LOW.



### **Scaling Operation**

▶ The number to be scaled is loaded into the register either in serial or parallel form. Once the data is in the register, the scaling takes place in the same manner as that for shifting the data for serial output. A single clock pulse will cause each bit of data to shift one place to the left. Remember that each shift is the equivalent of increasing the value by a power of 2. The scaled data is read from the parallel outputs. Care must be taken not to overshift the data to the point that the MSDs are shifted out of the register.

# Ring counter

- ► A shift register can also be used as a primitive counter, a *ring counter*.
- ► The shifter sequences through the states 1000, 0100, 0010, 0001 and then repeats.
- ► The four-element ring counter sequences through only 4 states, compared with the 16 states of the four-element binary counter.



#### Johnson counter

- ▶ are a variation of standard ring counters, with the inverted output of the last stage fed back to the input of the first stage.
- ▶ They are also known as twisted ring counters.
- ▶ An *n*-stage Johnson counter yields a count sequence of length 2*n*, so it may be considered to be a mod-2*n* counter.

